Part Number Hot Search : 
MP2307 B1093 4FCT8 TC58DVG0 AC5104FS 6MBP20 ELJSC330 LT450AU
Product Description
Full Text Search
 

To Download MAX2160EBG Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  general description the max2160/ebg tuner ics are designed for use in japanese mobile digital tv (isdb-t single-segment) applications. the devices directly convert uhf band signals to a low-if using a broadband i/q downconvert- er. the operating frequency range extends from 470mhz to 770mhz. the max2160/ebg support both i/q low-if interfaces as well as single low-if interfaces, making the devices universal tuners for various digital demodulator ic implementations. the max2160/ebg include an lna, rf variable-gain amplifiers, i and q downconverting mixers, low-if variable- gain amplifiers, and bandpass filters providing in excess of 42db of image rejection. the parts are capable of operat- ing with either high-side or low-side local oscillator (lo) injection. the max2160/ebg? variable-gain amplifiers pro- vide in excess of 100db of gain-control range. the max2160 /ebg also include fully monolithic vcos and tank circuits, as well as a complete frequency syn- thesizer. the devices include a xtal oscillator as well as a separate tcxo input buffer. the devices operate with xtal/tcxo oscillators from 13mhz to 26mhz allowing the shared use of a vc-tcxo in cellular hand- set applications. additionally, a divider is provided for the xtal/tcxo oscillator allowing for simple and low- cost interfacing to various channel decoders. the max2160 /ebg are specified for operation from -40? to +85? and available in a 40-pin thin qfn lead- free plastic package with exposed paddle (ep), and in a lead-free wafer-level package (wlp). applications cell phone mobile tvs personal digital assistants (pdas) pocket tvs features ? low noise figure: < 4db typical ? high dynamic range: -98dbm to 0dbm ? high-side or low-side lo injection ? integrated vco and tank circuits ? low lo phase noise: typical -88dbc/hz at 10khz ? integrated frequency synthesizer ? integrated bandpass filters ? 52db typical image rejection ? single +2.7v to +3.3v supply voltage ? three low-power modes ? two-wire, i 2 c*-compatible serial control interface ? very small lead-free wlp package max2160/MAX2160EBG isdb-t single-segment low-if tuners ________________________________________________________________ maxim integrated products 1 part temp range pin-package pkg code max2160etl -40? to +85? 40 thi n qfn - e p ** (6mm x 6mm) t4066-2 max2160etl+ -40? to +85? 40 thi n qfn - e p ** (6mm x 6mm) t4066-2 m a x21 60ebg + -40? to +85? w lp (3.175mm x 3.175mm) b08133+1 ordering information 19-0068; rev 3; 12/05 for pricing, delivery, and ordering information, please contact maxim/dallas direct! at 1-888-629-4642, or visit maxim? website at www.maxim-ic.com. + denotes lead-free package. ** ep = exposed paddle. evaluation kit available * purchase of i 2 c components from maxim integrated products inc., or one of its sublicensed associated companies, conveys a license under the philips i 2 c patent rights to use these com- ponents in an i 2 c system, provided that the system conforms to the i 2 c standard specification as defined by philips. n.c. vccbb qout gndbb gc2 entcxo n.c. iout n.c. n.c. xtal gndxtal vccxtal xtalout vccdig sda scl ltc tcxo n.c. 40 39 38 37 36 35 34 33 32 31 11 12 13 14 15 16 17 18 19 20 1 2 3 4 5 6 7 8 9 10 30 29 28 27 26 25 24 23 22 21 n.c. vcclna gc1 pwrdet vccflt shdn rfin vccbias n.c. vcccp cpout test gndtune vtune gndvco vccvco vcobyp n.c. gndcp vccmx top view div4 ep max2160 frequency synthesizer interface logic and control tank pwrdet adc tqfn pin configurations/ functional diagrams pin configurations/functional diagrams continued at end of data sheet.
max2160/MAX2160EBG isdb-t single-segment low-if tuners 2 _______________________________________________________________________________________ absolute maximum ratings dc electrical characteristics (max2160 ev kit, v cc = +2.7v to +3.3v, v gc1 = v gc2 = 0.3v (maximum gain), no rf input signals at rfin, baseband i/os are open circuited and vco is active with f lo = 767.714mhz, registers set according to the recommended default register conditions of tables 2?1, t a = -40? to +85?, unless otherwise noted. typical values are at v cc = +2.85v, t a = +25?, unless otherwise noted.) (note 1) stresses beyond those listed under ?bsolute maximum ratings?may cause permanent damage to the device. these are stress rating s only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specificatio ns is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. all vcc_ pins to gnd............................................-0.3v to +3.6v all other pins to gnd.................................-0.3v to (v cc + 0.3v) rfin, maximum rf input power ....................................+10dbm esd rating .............................................................................1kv short-circuit duration iout, qout, cpout, xtalout, pwrdet, sda, test, ltc, vcobyp ...........................................................10s continuous power dissipation (t a = +70?) 40-pin thin qfn (derate 35.7mw/? above +70?)....2857mw wlp (derate 10.8mw/? above +70?).........................704mw operating temperature range ...........................-40? to +85? junction temperature ......................................................+150? storage temperature range .............................-65? to +150? lead temperature (soldering, 10s) .................................+300? parameter conditions min typ max units supply supply voltage 2.7 2.85 3.3 v receive mode, shdn = v cc , bbl[1:0] = 00 44 53.5 standby mode, bit stby = 1 2 4 ma power-down mode, bit pwdn = 1, epd = 0 5 40 supply current (see tables 15 and 16) shutdown mode, shdn = gnd 0 10 ? analog gain-control inputs (gc1, gc2) input voltage range maximum gain = 0.3v 0.3 2.7 v input bias current -15 +15 ? vco tuning voltage input (vtune) input voltage range 0.4 2.3 v vtune adc resolution 3 bits input voltage range 0.3 2.4 v 110 to 111 v cc - 0.4 101 to 110 1.9 100 to 101 1.7 011 to 100 1.3 010 to 011 0.9 001 to 010 0.6 reference ladder trip point adc read bits 000 to 001 0.4 v lock time constant output (ltc) bit ltc = 0 1 source current bit ltc = 1 2 ? caution! esd sensitive device
max2160/MAX2160EBG isdb-t single-segment low-if tuners _______________________________________________________________________________________ 3 dc electrical characteristics (continued) (max2160 ev kit, v cc = +2.7v to +3.3v, v gc1 = v gc2 = 0.3v (maximum gain), no rf input signals at rfin, baseband i/os are open circuited and vco is active with f lo = 767.714mhz, registers set according to the recommended default register conditions of tables 2?1, t a = -40? to +85?, unless otherwise noted. typical values are at v cc = +2.85v, t a = +25?, unless otherwise noted.) (note 1) parameter conditions min typ max units shutdown control ( shdn ) input-logic-level high 0.7 x v cc v input-logic-level low 0.3 x v cc v 2-wire serial inputs (scl, sda) clock frequency 400 khz input-logic-level high 0.7 x v cc v input-logic-level low 0.3 x v cc v input leakage current digital inputs = gnd or v cc ?.1 1 a 2-wire serial output (sda) output-logic-level low 0.2 v ac electrical characteristics (max2160 ev kit, v cc = +2.7v to +3.3v, f rf = 767.143mhz, f lo = 767.714mhz, f bb = 571khz, f xtal = 16mhz, v gc1 = v gc2 = 0.3v (maximum gain), registers set according to the recommended default register conditions of tables 2?1, rf input signals as spec i- fied, baseband output load as specified, t a = -40? to +85?, unless otherwise noted. typical values are at v cc = +2.85v, t a = +25?, unless otherwise noted.) (note 1) parameter conditions min typ max units main signal path performance input frequency range 470 770 mhz minimum input signal 13-segment input -98 dbm maximum voltage gain cw tone, v gc1 = v gc2 = 0.3v, bit mod = 1 104 db minimum voltage gain cw tone, v gc1 = v gc2 = 2.7v, bit mod = 0 2 db rf gain-control range 0.3v < v gc1 < 2.7v 38 43 db baseband gain-control range 0.3v < v gc2 < 2.7v 57 67 db in-band input ip3 (note 2) +4 dbm out-of-band input ip3 (note 3) +16.7 dbm input ip2 (note 4) +16 dbm input p 1db cw tone, v gc1 = v gc2 = 2.7v, bit mod = 0 0 dbm noise figure v gc1 = v gc2 = 0.3v, t a = +25? (note 5) 3.8 5 db image rejection 42 52 db minimum rf input return loss f rf = 620mhz, 50 ? system 14 db lo leakage at rfin -100 dbm if power detector resolution 3 bits minimum rf attack point power at rfin -62 dbm maximum rf attack point power at rfin -48 dbm detector bandwidth 3db rf bandwidth ?5 mhz output compliance range 0.3 2.7 v response time c 14 = 10nf 0.1 ms
max2160/MAX2160EBG isdb-t single-segment low-if tuners 4 _______________________________________________________________________________________ ac electrical characteristics (continued) (max2160 ev kit, v cc = +2.7v to +3.3v, f rf = 767.143mhz, f lo = 767.714mhz, f bb = 571khz, f xtal = 16mhz, v gc1 = v gc2 = 0.3v (maximum gain), registers set according to the recommended default register conditions of tables 2?1, rf input signals as spec i- fied, baseband output load as specified, t a = -40? to +85?, unless otherwise noted. typical values are at v cc = +2.85v, t a = +25?, unless otherwise noted.) (note 1) parameter conditions min typ max units low-if bandpass filters center frequency 571 khz ?80khz offset from center frequency -6 -1.5 frequency response (note 5) 1.3mhz -36 db group delay variation up to 1db bandwidth ?00 ns baseband output characteristics nominal output-voltage swing r load = 10k ? || 10pf 0.5 v p-p i/q amplitude imbalance (note 6) ?.5 db i/q quadrature phase imbalance ? deg output gain step bit mod transition from 0 to 1 +7 db i/q output impedance real z o 30 ? frequency synthesizer rf-divider frequency range 470 770 mhz rf-divider range (n) 829 5374 reference-divider frequency range 13 26 mhz reference-divider range (r) 22 182 phase-detector comparison frequency 1/7 4/7 mhz pll-referred phase noise floor t a = +25?, f comp = 285.714khz -155 dbc/hz comparison frequency spurious products bit epb = 1 -52 dbc bits cp[1:0] = 00 1.25 1.5 1.75 bits cp[1:0] = 01 1.75 2.0 2.25 bits cp[1:0] = 10 2.10 2.5 2.90 charge-pump output current (note 5) bits cp[1:0] = 11 2.50 3 3.50 ma charge-pump compliance range ?0% variation from current at vtune = 1.35v 0.4 2.2 v charge-pump source/sink current matching vtune = 1.35v -10 +10 %
max2160/MAX2160EBG isdb-t single-segment low-if tuners _______________________________________________________________________________________ 5 ac electrical characteristics (continued) (max2160 ev kit, v cc = +2.7v to +3.3v, f rf = 767.143mhz, f lo = 767.714mhz, f bb = 571khz, f xtal = 16mhz, v gc1 = v gc2 = 0.3v (maximum gain), registers set according to the recommended default register conditions of tables 2?1, rf input signals as spec i- fied, baseband output load as specified, t a = -40? to +85?, unless otherwise noted. typical values are at v cc = +2.85v, t a = +25?, unless otherwise noted.) (note 1) parameter conditions min typ max units voltage-controlled oscillator and lo generation guaranteed vco frequency range t a = -40? to +85? 1880 3080 mhz guaranteed lo frequency range t a = -40? to +85? 470 770 mhz tuning voltage range 0.4 2.3 v f offset = 1khz -80 f offset = 10khz -87.5 f offset = 100khz -107 lo phase noise 0.4v < vtune < 2.3v, t a = -40? to +85? f offset = 1mhz -128 dbc/hz xtal oscillator input (tcxo and xtal) xtal oscillator frequency range parallel resonance mode crystal 13 26 mhz xtal minimum negative resistance 16mhz < f xtal < 18mhz (note 5) 885 ? xtal nominal input capacitance 13.3 pf tcxo input level ac-coupled sine-wave input 0.4 1.5 v p-p tcxo minimum input impedance 10 k ? reference oscillator buffer output (xtalout) output frequency range 126mhz output-buffer divider range 1 26 output-voltage swing 0.7 v p-p output load 200 || 4 k ? || pf output duty cycle 50 % output impedance 160 ? note 1: min and max values are production tested at t a = +25? and +85?. min and max limits at t a = -40? are guaranteed by design and characterization. default register settings are not production tested; load all registers no sooner than 100? after power-up. note 2: in-band iip3 is measured with two tones at f lo - 100khz and f lo - 200khz at a power level of -23dbm/tone. gc1 is set for maximum attenuation (v gc1 = 2.7v) and gc2 is adjusted to achieve 250mv p-p /tone at the i/q outputs for an input desired level of -23dbm. note 3: out-of-band iip3 is measured with two tones at f rf + 6mhz and f rf + 12mhz at a power level of -15dbm/tone. gc1 is set for maximum attenuation (v gc1 = 2.7v) and gc2 is adjusted to achieve 0.5v p-p at the i/q outputs for an input desired level of -50dbm. f rf is set to 767mhz + 1/7mhz = 767.143mhz. note 4: gc1 is set for maximum attenuation (v gc1 = 2.7v). gc2 is adjusted to give the nominal i/q output voltage level (0.5v p-p ) for a -50dbm desired tone at f rf = 550mhz. two tones, 220mhz and 770mhz at -15dbm/tone, are then injected and the 571khz im2 levels are measured (with a 550.571mhz lo) at the i/q outputs and ip2 is then calculated. note 5: guaranteed by design and characterization. note 6: guaranteed and tested at t a = +25? and +85? only.
max2160/MAX2160EBG isdb-t single-segment low-if tuners 6 _______________________________________________________________________________________ typical operating characteristics (max2160 ev kit, tqfn package, v cc = +2.85v, default register settings, v gc1 = v cg2 = 0.3v, v iout = v qout = 0.5v p-p , f lo = 767.714mhz, t a = +25?, unless otherwise noted.) receive-mode supply current vs. supply voltage max2160 toc01 supply voltage (v) supply current (ma) 3.2 3.1 3.0 2.9 2.8 41 42 43 44 45 46 47 48 49 50 40 2.7 3.3 t a = +85 c t a = +25 c t a = -40 c bbl[1:0] = 00 shutdown-mode supply current vs. supply voltage max2160 toc02 supply voltage (v) supply current ( a) 3.2 3.1 3.0 2.9 2.8 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 0 2.7 3.3 t a = +85 c t a = +25 c t a = -40 c voltage gain vs. frequency max2160 toc03 frequency (mhz) gain (db) 720 670 620 570 520 108 109 110 111 112 113 107 470 770 relative gc1 gain range vs. gc1 voltage max2160 toc04 v gc1 (v) relative gc1 gain range (db) 2.5 2.0 1.5 1.0 0.5 -40 -30 -20 -10 0 -50 0 3.0 t a = +25 c t a = +85 c fixed v gc2 t a = -40 c relative gc2 gain range vs. gc2 voltage max2160 toc05 v gc2 (v) relative gc2 gain range (db) 2.5 2.0 1.5 1.0 0.5 -70 -60 -50 -40 -30 -20 -10 0 10 -80 03.0 t a = +85 c t a = -40 c fixed v gc1 t a = +25 c noise figure vs. frequency max2160 toc06 frequency (mhz) noise figure (db) 720 670 620 570 520 1 2 3 4 5 6 7 8 9 10 0 470 770 t a = +25 c t a = +85 c t a = -40 c noise figure vs. input power max2160 toc07 input power (dbm) noise figure (db) -10 -20 -30 -40 -50 -60 -70 -80 -90 10 20 30 40 50 60 0 -100 0 closed-loop power control in-band iip3 vs. input power max2160 toc08 input power (dbm) in-band iip3 (dbm) -20 -40 -60 -80 -100 -80 -60 -40 -20 0 20 -100 -120 0 closed-loop power control f lo = 767.714mhz f 1 = f lo - 100khz, f 2 = f lo - 200khz input return loss vs. frequency max2160 toc09 frequency (mhz) input return loss (db) 720 670 620 570 520 45 40 35 30 25 20 15 10 5 0 50 470 770
max2160/MAX2160EBG isdb-t single-segment low-if tuners _______________________________________________________________________________________ 7 lo-to-rfin leakage vs. frequency max2160 toc10 frequency (mhz) lo-to-rfin leakage (dbm) 720 670 620 570 520 -114 -113 -112 -111 -110 -109 -108 -107 -106 -105 -115 470 770 if filter frequency response max2160 toc11 frequency (khz) normalized gain (db) 1250 1000 750 500 250 -50 -40 -30 -20 -10 0 -60 0 1500 if filter passband frequency response max2160 toc12 frequency (khz) normalized gain (db) 1000 900 700 800 300 400 500 600 200 -9 -8 -7 -6 -5 -4 -3 -2 -1 0 -10 100 1100 typical operating characteristics (continued) (max2160 ev kit, tqfn package, v cc = +2.85v, default register settings, v gc1 = v cg2 = 0.3v, v iout = v qout = 0.5v p-p , f lo = 767.714mhz, t a = +25?, unless otherwise noted.) group-delay variation vs. baseband frequency max2160 toc13 frequency (khz) group-delay variation (ns) 900 800 600 700 400 500 300 -800 -600 -400 -200 0 200 400 600 800 1000 -1000 200 1000 if filter 3db frequency vs. temperature max2160 toc14 temperature ( c) normalized 3db frequency (%) 80 60 20 40 0 -20 -4 -3 -2 -1 0 1 2 3 4 5 -5 -40 100 lower 3db cutoff normalized to t a = +25 c upper 3db cutoff phase noise at 10khz offset vs. channel frequency max2160 toc16 channel frequency (mhz) phase noise at 10khz offset (dbc/hz) 720 670 620 570 520 -98 -96 -94 -92 -90 -88 -86 -84 -82 -80 -100 470 770
max2160/MAX2160EBG isdb-t single-segment low-if tuners 8 _______________________________________________________________________________________ typical operating characteristics (continued) (max2160 ev kit, tqfn package, v cc = +2.85v, default register settings, v gc1 = v cg2 = 0.3v, v iout = v qout = 0.5v p-p , f lo = 767.714mhz, t a = +25?, unless otherwise noted.) tuning voltage vs. vco frequency max2160 toc15 vco frequency (mhz) v tune (v) 800 750 700 650 600 550 500 450 400 0.5 1.0 1.5 2.0 2.5 3.0 0 350 850 vco 1, sb 0-7 vco 2, sb 0-7 vco 3, sb 0-7 vco 4, sb 0-7 phase noise vs. offset frequency max2160 toc17 offset frequency (khz) phase noise (dbc/hz) 100 10 -140 -130 -120 -110 -100 -90 -80 -70 -60 -50 -150 1 1000 f lo = 575.714mhz (vco 2, sb1) power-detector response time max2160 toc18 a: low = -60dbm rf input power high = -20dbm rf input power b: power-detector output voltage, 0.5v/div, closed-loop power-control default attack point 0.01 f loop capacitor 200 s/div a b
max2160/MAX2160EBG isdb-t single-segment low-if tuners _______________________________________________________________________________________ 9 pin description pin bump no. tqfn wlp name description 1, 11, 15, 21, 24, 28, 30, 31 29, 33, 34, 35, 36, 45, 46 n.c. no connection. connect to the pc board ground plane. 2 2 tcxo high-impedance buffer for external tcxo. when entcxo is pulled high, this input is enabled for use with an external tcxo and the internal crystal oscillator is disabled. requires a dc-blocking capacitor. 3 11 xtal crystal-oscillator interface. when entcxo is pulled low, this input is enabled for use with an external parallel resonance mode crystal. see the typical operating circuit . 4 gndxtal crystal-oscillator circuit ground. connect to the pc board ground plane. 5 12 vccxtal dc power supply for crystal-oscillator circuits. connect to a +2.85v low-noise supply. bypass to gnd with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 6 4 xtalout crystal oscillator buffer output. a dc-blocking capacitor must be used when driving external circuitry. 7 5 vccdig dc power supply for digital logic circuits. connect to a +2.85v low-noise supply. bypass to gnd with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 8 14 sda 2-wire serial data interface. requires a pullup resistor to v cc . 9 7 scl 2-wire serial clock interface. requires a pullup resistor to v cc . 10 19 ltc pll lock time constant. ltc sources current to an external charging capacitor to set the time constant for the vco autoselect (vas) function. see the loop time constant pin section in the applications information . 12 9 vccbias dc power supply for bias circuits. connect to a +2.85v low-noise supply. bypass to gnd with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 13 17 rfin wideband 50 ? rf input. connect to an rf source through a dc-blocking capacitor. 14 22 shdn device shutdown. logic-low turns off the entire device including the 2-wire compatible bus. shdn overrides all software shutdown modes. 16 24 vcclna dc power supply for lna. connect to a +2.85v low-noise supply. bypass to gnd with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 17 25 gc1 rf gain-control input. high-impedance analog input, with a 0.3v to 2.7v operating range. v gc1 = 0.3v corresponds to the maximum gain setting. 18 28 vccmx dc power supply for rf mixer circuits. connect to a +2.85v low-noise supply. bypass to gnd with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 19 38 pwrdet power-detector output. see the if power detector section in the applications information .
max2160/MAX2160EBG isdb-t single-segment low-if tuners 10 ______________________________________________________________________________________ pin description (continued) pin bump no. tqfn wlp name description 20 39 vccflt dc power supply for baseband filter circuits. connect to a +2.85v low-noise supply. bypass to gnd with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 22 37 entcxo xtal/tcxo select. logic-high enables the tcxo input and disables the xtal input. logic-low disables the tcxo input and enables the xtal input. this pin is internally pulled up to v cc . 23 47 gc2 baseband gain-control input. high-impedance analog input, with a 0.3v to 2.7v operating range. v gc2 = 0.3v corresponds to the maximum gain setting. 25 44 iout in-phase low-if output. requires a dc-blocking capacitor. 26 gndbb ground for baseband circuits. connect to the pc board ground plane. 27 43 qout quadrature low-if output. requires a dc-blocking capacitor. 29 41 vccbb dc power supply for baseband circuits. connect to a +2.85v low-noise supply. bypass to gnd with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 32 30 vcobyp internal vco bias bypass. bypass directly to gndvco with a 470nf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. see the layout considerations section. 33 26 vccvco dc power supply for vco circuits. connect to a +2.85v low-noise supply. bypass directly to gndvco with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 34 23 gndvco vco circuit ground. connect to the pc board ground plane. see the layout considerations section. 35 32 vtune high-impedance vco tune input. connect the pll loop filter output directly to this pin with the shortest connection as possible. 36 20 gndtune ground for vtune. connect to the pc board ground plane. see the layout considerations section. 37 18 test test output. used as a test output for various internal blocks. see table 2. 38 16 cpout charge-pump output. connect this output to the pll loop filter input with the shortest connection possible. 39 10 vcccp dc power supply for charge-pump circuits. connect to a +2.85v low-noise supply. bypass to gnd with a 100pf capacitor connected as close to the pin as possible. do not share capacitor ground vias with other ground connections. 40 1 gndcp charge-pump circuit ground. connect to the pc board ground plane. see the layout considerations section. ep gnd exposed paddle. solder evenly to the board? ground plane for proper operation. 3, 6, 8, 13, 15, 27, 31, 40, 42 gnd ground. connect to the pc board ground plane. 21 gndlna ground for lna. connect to ground with trace.
max2160/MAX2160EBG isdb-t single-segment low-if tuners ______________________________________________________________________________________ 11 detailed description all registers must be written after power-up and no ear- lier than 100? after power-up. register descriptions the max2160/ebg include eight programmable regis- ters and two read-only registers. the eight programma- ble registers include a test register, a pll register, a vco register, a control register, a xtal divide register, an r-divider register, and two n-divider registers. the read-only registers include two status registers. table 1. register configuration msb lsb data byte register number register name read/ write register address d7 d6 d5 d4 d3 d2 d1 d0 1 test write 0x00 tun2 tun1 tun0 flts mxsd d2 d1 d0 2 pll write 0x01 cp1 cp0 cps epb rpd npd ton vas 3 vco write 0x02 vco1 vco0 vsb2 vsb1 vsb0 adl ade ltc 4 control write 0x03 mod bbl1 bbl0 hsls pd2 pd1 pd0 epd 5 xtal divide write 0x04 xd4 xd3 xd2 xd1 xd0 pwdn stby qoff 6 r-divider write 0x05 r7 r6 r5 r4 r3 r2 r1 r0 7 n-divider msb write 0x06 n12 n11 n10 n9 n8 n7 n6 n5 8 n-divider lsb write 0x07 n4 n3 n2 n1 n0 x x x 9 status byte-1 read x x x cp1 cp0 pwr vasa vase 10 status byte-2 read vco1 vco0 vsb2 vsb1 vsb0 adc2 adc1 adc0 table 2. test register bit name bit location (0 = lsb) recommended default function tun[2:0] 7, 6, 5 000 set the baseband bandpass filter center frequency. this filter? center frequency is trimmed at the factory, but may be manually adjusted by clearing the flts bit and programming the tun[2:0] bits as follows: 000 = 0.75 x f o 001 = 0.80 x f o 010 = 0.86 x f o 011 = 0.92 x f o 100 = f o (nominal center frequency of 571khz) 101 = 1.08 x f o 110 = 1.19 x f o 111 = 1.32 x f o flts 4 1 selects which registers set the baseband bandpass filter center frequency. 1 = selects internal factory-set register 0 = selects manual trim register tun[2:0]
max2160/MAX2160EBG isdb-t single-segment low-if tuners 12 ______________________________________________________________________________________ table 2. test register (continued) bit name bit location (0 = lsb) recommended default function mxsd 3 0 used for factory trimming of the baseband filters. 1 = disables the quadrature mixers for filter tuning 0 = enables the quadrature mixers d[2:0] 2, 1, 0 000 control diagnostic features as follows: 000 = normal operation 001 = force charge-pump source current 010 = force charge-pump sink current 011 = force charge-pump high-impedance state 100 = power-detector rms voltage at pwrdet 101 = n-divider output at test pin 110 = r-divider output at test pin 111 = local oscillator output at test pin table 3. pll register bit name bit location (0 = lsb) recommended default function cp[1:0] 7, 6 11 set the charge-pump current. 00 = ?.5ma 01 = ?ma 10 = ?.5ma 11 = ?ma cps 5 1 sets the charge-pump current selection mode between automatic and manual. 0 = charge-pump current is set manually through the cp[1:0] bits 1 = charge-pump current is automatically selected based on adc read values in both vas and manual vco selection modes epb 4 1 controls the charge-pump prebias function. 0 = disables the charge-pump prebias function 1 = enables the charge-pump prebias function rpd 3 0 sets the prebias on-time control from reference divider. 0 = 280ns 1 = 650ns npd 2 0 sets the prebias on-time control from vco/lo divider. 0 = 500ns 1 = 1000ns ton 1 0 sets the charge-pump on-time control. 0 = 2.5ns 1 = 5ns vas 0 1 controls the vco autoselect (vas) function. 0 = disables the vco autoselect function and allows manual vco selection through the vco[1:0] and vsb[2:0] bits 1 = enables the on-chip vco autoselect state machine
max2160/MAX2160EBG isdb-t single-segment low-if tuners ______________________________________________________________________________________ 13 table 4. vco register bit name bit location (0 = lsb) recommended default function vco[1:0] 7, 6 11 control which vco is activated when using manual vco programming mode. this will also serve as the starting point for the vco autoselect mode. 00 = select vco 0 01 = select vco 1 10 = select vco 2 11 = select vco 3 vsb[2:0] 5, 4, 3 011 select a particular sub-band for each of the on-chip vcos. together with the vco[2:0] bits a manual selection of a vco and a sub-band can be made. this will also serve as the starting point for the vco autoselect mode. 000 = select sub-band 0 001 = select sub-band 1 010 = select sub-band 2 011 = select sub-band 3 100 = select sub-band 4 101 = select sub-band 5 110 = select sub-band 6 111 = select sub-band 7 adl 2 0 enables or disables the vco tuning voltage adc latch when the vco autoselect mode (vas) is disabled. 0 = disables the adc latch 1 = latches the adc value ade 1 0 enables or disables vco tuning voltage adc read when the vco autoselect mode (vas) is disabled. 0 = disables adc read 1 = enables adc read ltc 0 0 sets the source current for the vas time constant. 0 = 1? 1 = 2?
max2160/MAX2160EBG isdb-t single-segment low-if tuners 14 ______________________________________________________________________________________ table 5. control register bit name bit location (0 = lsb) recommended default function mod 7 0 sets the modulation mode and the baseband gain step. 0 = selects qam mode and disables the 7db gain step 1 = selects qpsk mode and adds 7db of gain in the baseband stages bbl[1:0] 6, 5 10 set the bias current for the baseband circuits to provide for fine linearity adjustments. 00 = lower linearity 01 = nominal linearity 10 = medium linearity 11 = high linearity hsls 4 1 selects between high-side and low-side lo injection. 0 = low-side injection 1 = high-side injection pd[2:0] 3, 2, 1 011 set the agc attack point (at rfin). 000 = -62dbm 001 = -60dbm 010 = -58dbm 011 = -56dbm 100 = -54dbm 101 = -52dbm 110 = -50dbm 111 = -48dbm epd 0 0 enables or disables the power-detector circuit. 0 = disables the power-detector circuit for low-current mode 1 = enables the power-detector circuit
max2160/MAX2160EBG isdb-t single-segment low-if tuners ______________________________________________________________________________________ 15 table 6. xtal divide bit name bit location (0 = lsb) recommended default function xd[4:0] 7? 00001 set the crystal divider ratio for xtalout. 00000 = xtalout buffer disabled (off) 00001 = divide-by-1 00010 = divide-by-2 00011 = divide-by-3 00100 = divide-by-4 00101 through 11110 = all divide values from 3 (00101) to 30 (11110) 11111 = divide-by-31 pwdn 2 0 software power-down control. 0 = normal operation 1 = shuts down the entire chip but leaves the 2-wire bus active and maintains the current register states stby 1 0 software standby control. 0 = normal operation 1 = disables the signal path and frequency synthesizer leaving only the 2-wire bus, crystal oscillator, xtalout buffer, and xtalout buffer divider active qoff 0 0 enables and disables the q-channel output. 0 = q channel enabled 1 = q channel disabled table 7. r-divider register bit name bit location (0 = lsb) recommended default function r[7:0] 7? 0x38 set the pll reference-divider (r) number. default r-divider value is 56 decimal. r can range from 22 to 182 decimal. table 8. n-divider msb register bit name bit location (0 = lsb) recommended default function n[12:5] 7? 0x53 set the most significant bits of the pll integer-divider number (n). default integer-divider value is n = 2687 decimal. n can range from 829 to 5374. table 9. n-divider lsb register bit name bit location (0 = lsb) recommended default function n[4:0] 7? 11111 set the least significant bits of the pll integer-divider number (n). default integer-divider value is n = 2687 decimal. n can range from 829 to 5374. x 2, 1, 0 x unused.
max2160/MAX2160EBG isdb-t single-segment low-if tuners 16 ______________________________________________________________________________________ table 10. status byte-1 register bit name bit location (0 = lsb) function x 7, 6, 5 unused. cp[1:0] 4, 3 reflect the charge-pump current setting. see table 3 for cp[1:0] definition. pwr 2 logic-high indicates power has been cycled, but the device has the default programming. a stop condition while in read mode resets this bit. vasa 1 indicates whether vco automatic selection was successful. 0 = indicates the autoselect function is disabled or unsuccessful vco selection 1 = indicates successful vco automatic selection vase 0 status indicator for the autoselect function. 0 = indicates the autoselect function is active 1 = indicates the autoselect process is inactive table 11. status byte-2 register bit name bit location (0 = lsb) function vco[1:0] 7, 6 indicate which vco has been selected by either the autoselect state machine or by manual selection when the vas state machine is disabled. see table 4 for vco[1:0] definition. vsb[2:0] 5, 4, 3 indicate which sub-band of a particular vco has been selected by either the autoselect state machine or by manual selection when the vas state machine is disabled. see table 4 for vsb[2:0] definition. adc[2:0] 2, 1, 0 indicate the 3-bit adc conversion of the vco tuning voltage (vtune). 2-wire serial interface the max2160/ebg uses a 2-wire i 2 c-compatible serial interface consisting of a serial-data line (sda) and a serial-clock line (scl). sda and scl facilitate bidirec- tional communication between the max2160/ebg and the master at clock frequencies up to 400khz. the master initiates a data transfer on the bus and gener- ates the scl signal to permit data transfer. the max2160/ebg behave as a slave device that transfers and receives data to and from the master. sda and scl must be pulled high with external pullup resistors (1k ? or greater) for proper bus operation. one bit is transferred during each scl clock cycle. a minimum of nine clock cycles is required to transfer a byte in or out of the max2160/ebg (8 bits and an ack/nack). the data on sda must remain stable dur- ing the high period of the scl clock pulse. changes in sda while scl is high and stable are considered con- trol signals (see the start and stop conditions sec- tion). both sda and scl remain high when the bus is not busy. start and stop conditions the master initiates a transmission with a start condi- tion (s), which is a high-to-low transition on sda while scl is high. the master terminates a transmission with a stop condition (p), which is a low-to-high transition on sda while scl is high. acknowledge and not-acknowledge conditions data transfers are framed with an acknowledge bit (ack) or a not-acknowledge bit (nack). both the mas- ter and the max2160/ebg (slave) generate acknowl- edge bits. to generate an acknowledge, the receiving device must pull sda low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse.
max2160/MAX2160EBG isdb-t single-segment low-if tuners ______________________________________________________________________________________ 17 to generate a not-acknowledge condition, the receiver allows sda to be pulled high before the rising edge of the acknowledge-related clock pulse, and leaves sda high during the high period of the clock pulse. monitoring the acknowledge bits allows for detection of unsuccessful data transfers. an unsuccessful data trans- fer happens if a receiving device is busy or if a system fault has occurred. in the event of an unsuccessful data transfer, the bus master must reattempt communication at a later time. slave address the max2160/ebg have a 7-bit slave address that must be sent to the device following a start condition to initiate communication. the slave address is internal- ly programmed to 1100000. the eighth bit (r/ w ) follow- ing the 7-bit address determines whether a read or write operation will occur. the max2160/ebg continuously await a start condi- tion followed by its slave address. when the device recognizes its slave address, it acknowledges by pulling the sda line low for one clock period; it is ready to accept or send data depending on the r/ w bit (figure 1). write cycle when addressed with a write command, the max2160/ebg allow the master to write to a single reg- ister or to multiple successive registers. a write cycle begins with the bus master issuing a start condition followed by the seven slave address bits and a write bit (r/ w = 0). the max2160/ebg issue an ack if the slave address byte is successfully received. the bus master must then send to the slave the address of the first register it wishes to write to (see table 1 for register addresses). if the slave acknowledges the address, the master can then write one byte to the register at the spec- ified address. data is written beginning with the most sig- nificant bit. the max2160/ebg again issue an ack if the data is successfully written to the register. the master can continue to write data to the successive internal reg- isters with the max2160/ebg acknowledging each suc- cessful transfer, or it can terminate transmission by issuing a stop condition. the write cycle will not termi- nate until the master issues a stop condition. figure 2 illustrates an example in which registers 0 through 2 are written with 0x0e, 0xd8, and 0xe1, respectively. scl sda 123456789 s 1100000r / w ack slave address p figure 1. max2160 slave address byte start write device address r/w 1100000 0 write register address 0x00 ack ack write data to register 0x00 0x0e ack write data to register 0x01 0xd8 ack write data to register 0x02 0xe1 ack stop figure 2. example: write registers 0 through 2 with 0x0e, 0xd8, and 0xe1, respectively
max2160/MAX2160EBG isdb-t single-segment low-if tuners 18 ______________________________________________________________________________________ read cycle there are only two registers on the max2160/ebg that are available to be read by the master. when addressed with a read command, the max2160/ebg send back the contents of both read registers (status byte-1 and status byte-2). a read cycle begins with the bus master issuing a start condition followed by the seven slave address bits and a read bit (r/ w = 1). if the slave address byte is successfully received, the max2160/ebg issue an ack. the master then reads the contents of the sta- tus byte-1 register, beginning with the most signifi- cant bit, and acknowledges if the byte is received successfully. next, the master reads the contents of the status byte-2 register. at this point the master can issue an ack or nack and then a stop condition to terminate the read cycle. figure 3 illustrates an example in which the read regis- ters are read by the master. applications information rf input (rfin) the max2160/ebg are internally matched to 50 ? and requires a dc-blocking capacitor (see the typical operating circuit ). rf gain control (gc1) the max2160/ebg feature a variable-gain low-noise amplifier that provides 43db of rf gain-control range. the voltage control (v gc1 ) range is 0.3v (minimum attenuation) to 2.7v (maximum attenuation). if power detector the max2160/ebg include a true rms power detector at the mixer output. the power-detector circuit is enabled or disabled with the epd bit in the control reg- ister. the attack point can be set through the pd[2:0] bits in the control register (see table 5 for a summary of attack point settings). the pwrdet pin output can be configured to provide either a voltage output (directly from the rms power- detector stage) or current output (default) through the diagnostic bits d[2:0] in the test register. closed-loop rf power control the default mode of the if power detector is current out- put mode. closed-loop rf power control is formed by connecting the pwrdet pin directly to the gc1 pin. a shunt capacitor to ground is added to set the closed- loop response time (see the typical operating circuit ). the recommended capacitor value of 10nf provides a response time of 0.1ms. closed-loop rf power control can also be formed using the baseband processor and the power detector in volt- age output mode. in this configuration, the processor senses the power detector? output voltage and uses this information to drive the gc1 pin directly. voltage output mode is enabled by setting the d[2:0] bits in the test reg- ister to 100. in voltage mode, the pwrdet pin outputs a scaled dc voltage proportional to the rf input power. for the rf input range of -62dbm to -48dbm, the dc output voltage ranges from 84mv to 420mv. high-side and low-side lo injection the max2160/ebg allow selection between high-side and low-side lo injection through the hsls bit in the control register. high-side injection is the default setting (hsls = 1). q-channel shutdown the q channel low-if output of the max2160/ebg can be turned off with the qoff bit in the xtal divide reg- ister for use with single low-if input demodulators (use i channel only). turning off the q channel reduces the supply current by approximately 3ma. start write device address r/w 1100000 1 ack stop read from status byte-1 register ack read from status byte-2 register ack/ nack figure 3. example: receive data from read registers
max2160/MAX2160EBG isdb-t single-segment low-if tuners ______________________________________________________________________________________ 19 if filter tuning the center frequency of the baseband bandpass filter is tuned to 571khz during production at the factory. however, the factory-set trim may be bypassed and the filter? center frequency can be adjusted through the flts and tun[2:0] bits in the test register. setting the flts bit sets the filter? center frequency to the factory- set tuning, clearing the flts bit allows the filter? center frequency to be adjusted with the tun[2:0] bits (see table 2). fixed if gain step to maintain the best possible sensitivity for both qpsk and qam signals, the max2160/ebg include a control bit (mod) to increase the gain of the baseband stage by approximately 7db. this gain step is intended to be used when receiving qpsk signals. set the mod bit to one in qpsk receive mode, set the mod bit to zero in qam receive mode. vco autoselect (vas) the max2160/ebg include four vcos with each vco having eight sub-bands. the local oscillator frequency can be manually selected by programming the vco[1:0] and vsb[2:0] bits in the vco register. the selected vco and sub-band is reported in the status byte-2 register (see table 11). alternatively, the max2160/ebg can be set to automati- cally choose a vco and vco sub-band. automatic vco selection is enabled by setting the vas bit in the pll register, and is initiated once the n-divider lsb register word is loaded. in the event that only the r- divider register or n-divider msb register word is changed, the n-divider lsb word must also be loaded (last) to initiate the vco autoselect function. the vco and vco sub-band that are programmed in the vco[1:0] and vsb[2:0] bits serve as the starting point for the automatic vco selection process. during the selection process, the vase bit in the status byte-2 register is cleared to indicate the auto- matic selection function is active. upon successful completion, bits vase and vasa are set and the vco and sub-band selected are reported in the status byte-2 register (see table 11). if the search is unsuc- cessful, vasa is cleared and vase is set. this indi- cates that searching has ended but no good vco has been found, and occurs when trying to tune to a fre- quency outside the vco? specified frequency range. charge-pump select (cps) the max2160/ebg also allow for manual selection of the charge-pump current (cps = 0) or automatic selection based on the final vtune adc read value (cps = 1). when in manual mode, the charge-pump current is pro- grammed by bits cp[1:0] with the 2-wire bus. when in automatic selection mode, the cp[1:0] bits are automati- cally set according to the adc table (see tables 12 and 13). the selected charge-pump current (manually or automatically) is reported in the status byte-1 register. 3-bit adc the max2160/ebg have an internal 3-bit adc connect- ed to the vco tune pin (vtune). this adc can be used for checking the lock status of the vcos. table 13 summarizes the adc trip points, associated charge-pump settings (when cps = 1), and the vco lock indication. the vco autoselect routine will only select a vco in the ?as locked?range. this allows room for a vco to drift over temperature and remain in a valid ?ocked?range. the adc must first be enabled by setting the ade bit in the vco register. the adc reading is latched by a sub- sequent programming of the adc latch bit (adl = 1). the adc value is reported in the status byte-2 register (see table 11). table 12. charge-pump current selection vas cps vasa charge-pump values (cp[1:0]) 0 0 x values programmed with 2-wire bus 0 1 x values selected by adc read 1 0 x values programmed with 2-wire bus 1 1 0 values programmed with 2-wire bus 1 1 1 values selected by adc read table 13. adc trip points, associated charge-pump settings, and lock status vtune (v t ) adc[2:0] cp[1:0] lock status v t < 0.41v 000 00 out of lock 0.41v < v t < 0.6v 001 00 locked 0.6v < v t < 0.9v 010 00 vas locked 0.9v < v t < 1.3v 011 01 vas locked 1.3v < v t < 1.7v 100 10 vas locked 1.7v < v t < 1.9v 101 11 vas locked 1.9v < v t < v cc - 0.41v 011 11 locked v cc - 0.41v < v t 111 11 out of lock
max2160/MAX2160EBG isdb-t single-segment low-if tuners 20 ______________________________________________________________________________________ loop time constant pin (ltc) the ltc function sets the wait time for an adc read when in vco autoselect mode. the time constant is set by charging an external capacitor connected to the ltc pin with a constant current source. the value of the current source can be programmed to 1? or 2? with the ltc bit in the vco register (see table 4). the ltc time constant is determined by the following equation: time constant = c ltc x 1.7 / i ltc where: c ltc = capacitor connected from the ltc pin to ground. i ltc = 1? (ltc = 0) or 2? (ltc = 1). setting c ltc equal to 1000pf gives a time constant of 1.7ms with i ltc set to 1? and 0.85ms with i ltc set to 2?. entcxo the max2160/ebg have both an integrated crystal oscillator and a separate tcxo buffer amplfier. the entcxo pin controls which reference source is used (see table 14). xtalout divider a reference buffer/divider is provided for driving exter- nal devices. the divider can be set for any division ratio from 1 to 31 by programming the xd[4:0] bits in the xtal divide register (see table 6). the buffer can be disabled by setting xd[4:0] to all zeros. shutdown and standby modes the max2160/ebg feature hardware- and software- controlled shutdown mode as well as a software-con- trolled standby mode. driving the shdn pin low with bit epd = 0 places the device in hardware shutdown mode. in this mode, the entire device including the 2- wire-compatible interface is turned off and the supply current drops to less than 10?. the hardware shut- down pin overrides the software shutdown and standby modes. setting the pwdn bit in the xtal divide register enables power-down mode. in this mode, all circuitry except for the 2-wire-compatible bus is disabled, allow- ing for programming of the max2160/ebgs?registers while in shutdown. setting the stby bit in the xtal divide register puts the device into standby mode, dur- ing which only the 2-wire-compatible bus, the crystal oscillator, the xtal buffer, and the xtal buffer-divider are active. in all cases, register settings loaded prior to entering shutdown are saved upon transition back to active mode. default register values are loaded only when v cc is applied from a no-v cc state. the various power- down modes are summarized in table 15. supply cur- rent fluctuations for nondefault register settings are shown in table 16. diagnostic modes and test pin the max2160/ebg have several diagnostic modes that are controlled by the d[2:0] bits in the test register (see table 2). the local oscillator can be directed to the test pin for lo measurements by setting the d[2:0] bits to all ones. in this mode, the supply current will increase by approximately 10ma. the test pin requires a 10k ? pullup resistor to v cc for proper operation. table 14. reference source selection entcxo function v cc the tcxo input is enabled for use with an external tcxo gnd the xtal input is enabled for use with an external crystal table 15. power-down modes power-down control circuit states mode shdn pin pwdn bit stby bit signal path 2-wire interface xtal description normal v cc 0 0 on on on all circuits active shutdown gnd x x off off off all circuits disabled power-down v cc 1 0 off on off 2-wire interface is active standby v cc 0 1 off on on 2-wire interface, xtal, and xtal buffer/divider are active
max2160/MAX2160EBG isdb-t single-segment low-if tuners ______________________________________________________________________________________ 21 layout considerations the ev kit serves as a guide for pc board layout. keep rf signal lines as short as possible to minimize losses and radiation. use controlled impedance on all high- frequency traces. for proper operation of the tqfn package, the exposed paddle must be soldered evenly to the board? ground plane. use abundant vias beneath the exposed paddle for maximum heat dissi- pation. use abundant ground vias between rf traces to minimize undesired coupling. bypass each v cc pin to ground with a 100pf capacitor placed as close to the pin as possible. in addition, the ground returns for the vco, vtune, and charge pump require special layout consideration. the vcobyp capacitor (c37) and the vccvco bypass capacitor (c19) ground returns must be routed back to the gndvco pin and then connected to the overall ground plane at that point (gndvco). all loop filter component grounds (c27?30) and the vcccp bypass capacitor (c17) ground must all be routed together back to the gndcp pin. gndtune must also be routed back to the gndcp pin along with all other grounds from the pll loop filter. the gndcp pin must then be connected to the overall ground plane. figure 4 shows a schematic drawing of the required layout connections. refer to the max2160 evaluation kit for a recommended board layout. table 16. typical supply current fluctuations for nondefault register settings mode bit change typical i cc typical ? i cc from nominal default register settings 46.5ma qoff = 1 (q channel off) -3.3ma bbl[1:0] = 00 (lower linearity) -2ma bbl[1:0] = 01 (nominal linearity) -1ma bbl[1:0] = 11 (high linearity) +1ma mod = 1 (7db baseband gain step enabled) +0.3ma epd = 1 (power detector enabled) +1ma epb = 0 (charge-pump prebias disabled) +5.1ma receive xd[4:0] = 00000 (xtalout buffer disabled) -40? shutdown shdn = gnd 1? standby stby = 1 2.2ma power-down pwdn = 1 13.5? vcobyp vccvco gndvco vtune gndtune test cpout vcccp gndcp v cc v cc 34 33 32 38 37 36 35 40 39 c17 c28 c27 c29 c30 r20 r21 r22 c19 c37 route gndtune, c17, and all loop filter component grounds to gndcp. connect gndcp to the board's ground plane. route c19 and c37 to gndvco. connect gndvco to the board's ground plane. figure 4. ground return layout connections for the vco, charge pump, and vtune
max2160/MAX2160EBG isdb-t single-segment low-if tuners 22 ______________________________________________________________________________________ chip information transistor count: 23,510 process: bicmos n.c. vccbb qout gndbb gc2 entcxo n.c. iout n.c. n.c. xtal gndxtal vccxtal xtalout vccdig sda scl ltc tcxo n.c. 40 39 38 37 36 35 34 33 32 31 11 12 13 14 15 16 17 18 19 20 1 2 3 4 5 6 7 8 9 10 30 29 28 27 26 25 24 23 22 21 n.c. vcclna gc1 pwrdet vccflt shdn rfin vccbias n.c. vcccp cpout test gndtune vtune gndvco vccvco vcobyp n.c. gndcp vccmx div4 ep max2160 frequency synthesizer interface logic and control tank pwrdet adc in-phase output quadrature output (optional) v gc2 v cc v cc v cc v cc buffered crystal output serial-data input/output serial-clock input rf input shdn note: shown for tqfn package. on off c17 c28 c27 c29 c30 r20 r21 r22 c19 c37 c16 c21 c22 c4 c18 c15 r18 c10 c14 c12 c7 c8 r12 r13 v cc c3 v cc c5 v cc v cc c9 v cc typical operating circuit
max2160/MAX2160EBG isdb-t single-segment low-if tuners ______________________________________________________________________________________ 23 wlp top view 46 36 37 24 25 28 27 31 38 39 47 18 22 42 33 29 34 43 35 44 45 19 20 23 26 30 32 41 11 13 12 5 4 3 2 1 10 16 7 6 14 15 40 9 8 17 21 cpout vtune vcccp gndcp tcxo xtal vccxtal vccdig test sda scl ltc gc1 vcclna vccmx vccbb qout iout gc2 entcxo vccflt gnd xtalout pwrdet vcobyp vccvco gndvco gndtune gnd gnd n.c. n.c. n.c. n.c. n.c. n.c. n.c. gnd gnd gnd gnd alignment mark (not bumped) gnd vccbias gnd rfin gndlna MAX2160EBG+ shdn pin configurations/functional diagrams (continued)
max2160/MAX2160EBG isdb-t single-segment low-if tuners 24 ______________________________________________________________________________________ package information (the package drawing(s) in this data sheet may not reflect the most current specifications. for the latest package outline info rmation go to www.maxim-ic.com/packages .) qfn thin.eps e e l l a1 a2 a e/ 2 e d/2 d e2/2 e2 (ne-1) x e (nd-1) x e e d2/2 d2 b k k l c l c l c l c l f 1 2 21-0141 package outline 36, 40, 48l thin qfn, 6x6x0.8m m l1 l e
max2160/MAX2160EBG isdb-t single-segment low-if tuners maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a maxim product. no circu it patent licenses are implied. maxim reserves the right to change the circuitry and specifications without notice at any time. maxim integrated products, 120 san gabriel drive, sunnyvale, ca 94086 408-737-7600 ____________________ 25 2005 maxim integrated products printed usa is a registered trademark of maxim integrated products, inc. package information (continued) (the package drawing(s) in this data sheet may not reflect the most current specifications. for the latest package outline info rmation go to www.maxim-ic.com/packages .) 8. coplanarity applies to the exposed heat sink slug as well as the terminals. 6. nd and ne refer to the number of terminals on each d and e side respectively. 5. dimension b applies to metallized terminal and is measured between 0.25 mm and 0.30 mm from terminal tip. 4. the terminal #1 identifier and terminal numbering convention shall conform to jesd 95-1 spp-012. details of terminal #1 identifier are optional, but must be located within the zone indicated. the terminal #1 identifier may be either a mold or marked feature. 9. drawing conforms to jedec mo220, except for 0.4mm lead pitch package t4866-1. 7. depopulation is possible in a symmetrical fashion. 3. n is the total number of terminals. 2. all dimensions are in millimeters. angles are in degrees. 1. dimensioning & tolerancing conform to asme y14.5m-1994. notes: 10. warpage shall not exceed 0.10 mm. f 2 2 21-0141 package outline 36, 40, 48l thin qfn, 6x6x0.8m m 11. marking is for package orientation reference only. 12. number of leads shown for reference only.


▲Up To Search▲   

 
Price & Availability of MAX2160EBG

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X